# Scheduling and Voltage Scaling for Energy/Reliability Trade-offs in Fault-Tolerant Time-Triggered Embedded Systems Kåre Harbo Poulsen August 23, 2007 ### **Outline** - Introduction - Motivation - Problem Formulation - Implementation - Experiments and Results - Conclusions - Q&A # **Embedded Systems** ## **Embedded Systems** - Embedded MP-SoCs - Single purpose - Real-time - Reliable - Low power ## **Design of Embedded Systems** ### **Summary** - Design tool for Embedded MP-SoCs - Schedule and Mapping - Timing constraints - Fault tolerant / reliable - Energy efficient ## **Embedded Systems Model** **Deadline** - Input - Application - Architecture - Output - Mapping - Schedule ### **Faults** - Permanent faults are decreasing - Transient faults are increasing From: Cristian Continescu, Trends and challenges in VLSI circuit reliability, 2003 ### **Fault-Tolerance** - Tolerate faults gracefully - Expressions for reliability for fault-tolerance # Reliability $$R_{single} = e^{-\lambda c} = 1 - \rho$$ ## Single execution: $$PE_{2}$$ $$R_{FT} = 1 - \prod_{i=1}^{k} (1 - R_i)$$ #### Fault-tolerance: $$PE_{2}$$ $P_{_1}$ #### Application $$R_{App} = \prod_{P \in \mathcal{A}} R_{P}$$ $$PE_{2}$$ ### **Embedded Systems Model** - Input - Application - Architecture - Reliability goal: 0.999 999 999 - Input - Application - Architecture - Reliability goal: 0.999 999 999 - Fault tolerant scheduler - Full transparency - Good debugability - Little memory - Can be done faster - Sacrifice local transparency - Can be done faster - Sacrifice local transparency - More complex online scheduler Deadline - Even faster - Sacrifice all transparency - Schedule for each fault scenario - Even faster - Sacrifice all transparency - Schedule for each fault scenario - At most k re-executions Deadline - Even faster - Sacrifice all transparency - Schedule for each fault scenario - At most k re-executions - Even faster - Sacrifice all transparency - Schedule for each fault scenario - At most k re-executions - All faults information is shared #### Fully Transparent Scheduling Deadline #### Slack Sharing Scheduling #### Conditional Scheduling - Goal: minimise energy consumption - Dynamic voltage scaling PE<sub>1</sub> PE<sub>2</sub> $P_1$ 4 4 P<sub>2</sub> 4 4 P₃ 3 3 P<sub>4</sub> 4 4 P<sub>5</sub> 4 4 PE<sub>1</sub> PE<sub>2</sub> P<sub>1</sub> 4 4 P<sub>2</sub> 4 4 P<sub>3</sub> 3 3 P<sub>4</sub> 4 4 P<sub>5</sub> 4 4 ## **Reliability Model** ### Linear model (Fixed voltage) - Frequency is scaled - Linear relation between fault probability and frequency (due to longer execution time) ## Exponential model - Frequency and voltage is scaled equally - Lower voltages leads to smaller critical energy - Fault rate at minimum frequency $$\lambda_0 \cdot 10^d$$ , $d > 0$ ### Reliability and Energy - Lowering voltage increases no. faults - Lower energy particles cause fault $$\lambda (f) = \lambda_0 10^{\frac{d(1-f)}{1-f_{min}}}$$ Dakai Zhu, Reliability-Aware Dynamic Energy Management in Dependable Embedded Real-Time Systems, 2006 ### Outline - Introduction - Motivation - Problem Formulation - Implementation - Experiments and Results - Conclusions - Q&A ### **Energy/Reliability Trade-off** Reliability goal: 0.999 999 9 Deadline R=0.999 999 987 100% E<sub>0</sub> ## **Energy/Reliability Trade-off** - Reliability goal: 0.999 999 9 - Set reliability as hard constraint Voltage levels N<sub>1</sub> 100% 66% 33% N<sub>2</sub> 100% 66% 33% ### **Energy/Reliability Trade-off** - Reliability goal: 0.999 999 9 - Set reliability as hard constraint - Trade-off 5% energy - Meets reliability goal Voltage levels N<sub>1</sub> 100% 66% 33% N<sub>2</sub> 100% 66% 33% ### **Outline** - Introduction - Motivation - Problem Formulation - Implementation - Experiments and Results - Conclusions - Q&A ### **Problem Formulation** - Input - Application - Architecture - Reliability goal - Decide - Fault-Tolerant Scheduling - Mapping - Fault-Tolerance Policy - While optimising for - Energy - Under hard reliability goal ### **Implementation** - Problem is NP-Complete - Normally solved using "best effort" heuristics - Use constraint logic programming - Good performance with NP-completeness - Optimal solutions are feasible - Flexible model - ECLiPSe-CLP ### **Constraints for Embedded Systems** ### Precedence constraint $$Start(P_j) \ge \forall_{e_{ij}} Start(P_i) + Duration(P_i)$$ Deadline | PE<sub>1</sub> PE<sub>2</sub> P<sub>1</sub> 4 4 P<sub>2</sub> 4 4 P<sub>3</sub> 3 3 P<sub>4</sub> 4 4 ## **Constraints for Embedded Systems** ### Precedence constraint $$Start(P_i) \ge \forall_{e_{ij}} Start(P_i) + Duration(P_i)$$ ## **Constraints for Embedded Systems** - Precedence constraint - Resource constraint $$Mapping(P_i) \neq Mapping(P_j)$$ $v Start(P_i) \geq Start(P_j) + Duration(P_j)$ $v Start(P_j) \geq Start(P_i) + Duration(P_i)$ ## **Constraints for Embedded Systems** - Precedence constraint - Resource constraint - Timing constraint $Start(P_i) + Duration(P_i) \leq Deadline$ Deadline ## Changed precedence constraint $$Start(P_j) \ge \forall_{e_{ij}} Start(P_i) + Duration(P_i)(k+1)$$ Deadline - More complex to model - Create separate schedule for recoveries $$Mapping(P_i)=Mapping(P_j)$$ $vStart(P_i)\geq Endtime(S_i)$ #### Slack Sharing Scheduler - Schedule for all fault scenarios - These are captured by an FT-CPG #### Conditional Scheduler PE, $PE_{2}$ Bus #### Conditional Scheduler - Schedule for all fault scenarios - These are captured by an FT-CPG $MutuallyExclusive(P_i, P_j)$ v ResourceConstraint #### Conditional Scheduler ### **Outline** - Introduction - Motivation - Problem Formulation - Implementation - Experiments and Results - Conclusions - Q&A # Comparison of Schedulers ## Comparison of Schedulers ## Reliability and Energy Trade-offs ### Outline - Introduction - Motivation - Problem Formulation - Implementation - Experiments and Results - Conclusions - Q&A ### **Conclusions** - Design tool for doing - Fault tolerant scheduling - Mapping - Policy assignment - Optimising for - Minimal energy - Hard constraints for timing and reliability - Message: - Reliability can be met at little energy cost ### Contributions - Design optimisation for energy minimisation under reliability and timing constraints - "Design Optimistaion of Low-Power Reliable Real-Time Embedded Systems" RTSS (in preparation) - Optimisation method that decides the voltage scaling - "Scheduling and Voltage Scaling for Energy/Reliability Tradeoffs in Fault-Tolerant Time-Triggered Embedded Systems" CODES+ISSS (submitted) - Efficient constraint logic programming-based scheduling technique - "A Constraint Logic Programmnig Framework for the Synthesis of Fault-Tolerant Schedules for Distributed Embedded Systems" ETFA (submitted) ### **Present Work** - Credit search based heuristic - Addition of messages - TDMA FT scheduling - Heterogeneous architectures - Both in terms of speed and reliability # **Questions and Answers** # Reliability P<sub>4/5</sub> $$R_{single} = e^{-\lambda c} = 1 - \rho$$ Single execution: $$PE_{2}$$ Fault-tolerance: $$R_{FT} = 1 - \prod_{i=1}^{k} (1 - R_i)$$ $R_{App} = \prod_{P_i \in A} R_{P_i}$ Application $$PE_{1} \quad P_{1} \quad P_{2} \quad P_{1/2} \qquad P_{4} \quad P_{5}$$ $PE_{2}$ $P_3$ $P_3$ Bus 1 2